

# PIC18F86J72/87J72 Silicon Errata and Data Sheet Clarification

The PIC18F86J72/87J72 devices that you have received conform functionally to the current Device Data Sheet (DS39979A) except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2.

The errata described in this document will be addressed in future revisions of the PIC18F86J72/87J72 silicon.

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (A1, A3).

Data Sheet clarifications and corrections start on page 5, following the discussion of silicon issues.

The silicon revision level can be identified using the current version of MPLAB® IDE and Microchip's programmers, debuggers and emulation tools, which are available at the Microchip corporate web site (www.microchip.com).

For example, to identify the silicon revision level using MPLAB IDE in conjunction with MPLAB ICD 2 or PICkit<sup>™</sup> 3:

- Using the appropriate interface, connect the device to the MPLAB ICD 2 programmer/ debugger or PICkit™ 3.
- From the main menu in MPLAB IDE, select <u>Configure>Select Device</u>, and then select the target part number in the dialog box.
- 3. Select the MPLAB hardware too (<u>Debugger>Select Tool</u>).
- Perform a "Connect" operation to the device (<u>Debugger>Connect</u>). Depending on the development tool used, the part number and Device Revision ID value appear in the **Output** window.

**Note:** If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance.

The DEVID:REVID values for the various PIC18F86J72/87J72 silicon revisions are shown in Table 1.

#### TABLE 1: SILICON DEVREV VALUES

| Part Number | Device ID <sup>(1)</sup> | Revision ID for Silicon Revision <sup>(2)</sup> |     |  |
|-------------|--------------------------|-------------------------------------------------|-----|--|
| Part Number | Device ID.               | <b>A</b> 1                                      | А3  |  |
| PIC18F87J72 | 503Xh                    | 1h                                              | 3h  |  |
| PIC18F86J72 | 502Xh                    | 1111                                            | JII |  |

- **Note 1:** The Device IDs (DEVID and REVID) are located at the last two implemented addresses of configuration memory space. They are shown in hexadecimal in the format "DEVID:REVID".
  - **2:** Refer to the "PIC18F6XJXX/8XJXX Family Flash Microcontroller Programming Specification" (DS39644) for detailed information on Device and Revision IDs for your specific device.

TABLE 2: SILICON ISSUE SUMMARY

| Module           | Feature                 | Item   | Issue Summary                                                                                                                          | Affected Revisions <sup>(1)</sup> |    |  |
|------------------|-------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----|--|
| iniodule realure |                         | Number | issue Summary                                                                                                                          | <b>A</b> 1                        | А3 |  |
| MSSP             | I <sup>2</sup> C™ Slave | 1.     | If the SSPBUF register is not read within a window after the SSPIF interrupt, the module may not receive the correct data.             | Х                                 | х  |  |
| EUSART           | Enable/<br>Disable      | 2.     | If interrupts are enabled, disabling and re-enabling the module requires a 2 TCY delay.                                                | Х                                 | х  |  |
| RTCC             | INTRC<br>Clock          | 3.     | The INTRC clock is not automatically enabled when it is selected.                                                                      | Х                                 |    |  |
| RTCC             | Port<br>Override        | 4.     | The RTCC output does not override the associated TRIS bit.                                                                             | Х                                 |    |  |
| MSSP             | I <sup>2</sup> C Mode   | 5.     | If a Stop condition occurs in the middle of an address or data reception, there will be issues with the SCL clock stream and RCEN bit. | Х                                 | х  |  |

**Note 1:** Only those issues indicated in the last column apply to the current silicon revision.

#### Silicon Errata Issues

Note:

This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (A1, A3).

#### 1. Module: MSSP (I<sup>2</sup>C™ Slave)

In extremely rare cases when configured for  $I^2C^{TM}$  slave reception, the MSSP module may not receive the correct data. This occurs only if the Serial Receive/Transmit Buffer register (SSPBUF) is not read within a window after the SSPIF interrupt (PIR1<3>) has occurred.

#### Work around

The issue can be resolved in either of these ways:

 Prior to the I<sup>2</sup>C slave reception, enable the clock stretching feature.

This is done by setting the SEN bit (SSPCON2<0>).

 Each time the SSPIF bit is set, read the SSPBUF before the first rising clock edge of the next byte being received.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Χ  |  |  |  |

# 2. Module: Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART)

In rare situations when interrupts are enabled, unexpected results may occur if:

- The EUSART is disabled (SPEN bit (RCSTAx<7>) = 0)
- The EUSART is re-enabled (RCSTAx<7> = 1)
- · A two-cycle instruction is executed

#### Work around

Add a 2 Tcy delay after re-enabling the EUSART.

- 1. Disable receive interrupts (RCxIE bit (PIE1<5>) = 0).
- 2. Disable the EUSART (RCSTAx<7> = 0).
- 3. Re-enable the EUSART (RCSTAx<7> = 1).
- Re-enable receive interrupts (PIE1<5> = 1). (This is the first Tcy delay.)
- Execute a NOP instruction. (This is the second TCY delay.)

#### Affected Silicon Revisions

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Х  |  |  |  |

# 3. Module: Real-Time Clock and Calendar (RTCC)

The INTRC is not automatically enabled as the clock source for the RTCC module when the INTRC clock is selected (CONFIG3L<1> = 0) and the RTCC module is enabled (RTCCFG<7> = 1).

#### Work around

In order to enable the INTRC, at least one of the following has to be enabled:

- Watchdog Timer Enable bit (WDTEN, CONFIG1L<0>).
- Two-Speed Start-up Enable bit (IESO, CONFIG2L<7>).
- Fail-Safe Clock Monitor Enable bit (FCMEN, CONFIG2L<6>).

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          |    |  |  |  |

## 4. Module: Real-Time Clock and Calendar (RTCC)

When the RTCC output is enabled (RTCOE = 1), the RTCC module does not override the input state of RG4.

#### Work around

Clear the port direction bit associated with the RG4 pin (TRISG<4>) when the RTCC output to RG4 is desired.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          |    |  |  |  |

### 5. Module: MSSP (I<sup>2</sup>C<sup>™</sup> Mode)

In Master I<sup>2</sup>C Receive mode, if a Stop condition occurs in the middle of an address or data reception, the SCL clock stream will continue endlessly and the RCEN bit of the SSPCON2 register will remain set improperly. When a Start condition occurs after the improper Stop condition, nine additional clocks will be generated followed by the RCEN bit going low.

#### Work around

Use low-impedance pull-ups on the SDA line to reduce the possibility of noise glitches that may trigger an improper Stop event. Use a time-out event timer to detect the unexpected Stop condition and subsequently stuck RCEN bit. Clear the stuck RCEN bit by clearing the SSPEN bit of SSPCON1.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | А3 |  |  |  |
|------------|----|--|--|--|
| Χ          | Х  |  |  |  |

#### **Data Sheet Clarifications**

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS39979**A**).

**Note:** Corrections are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity.

#### Module: Guidelines for Getting Started with PIC18FJ Microcontrollers

Section 2.4 Voltage Regulator Pins (ENVREG and VCAP/VDDCORE) has been replaced with a new and more detailed section. The entire text follows:

## 2.4 Voltage Regulator Pins (ENVREG and VCAP/VDDCORE)

The on-chip voltage regulator enable pin, ENVREG, must always be connected directly to either a supply voltage or to ground. Tying ENVREG to VDD enables the regulator, while tying it to ground disables the regulator. Refer to **Section 26.3 "On-Chip Voltage Regulator"** for details on connecting and using the on-chip regulator.

When the regulator is enabled, a low-ESR ( $< 5\Omega$ ) capacitor is required on the VCAP/VDDCORE pin to stabilize the voltage regulator output voltage. The VCAP/VDDCORE pin must not be connected to VDD and must use a capacitor of 10  $\mu$ F connected to ground. The type can be ceramic or tantalum. Suitable examples of capacitors are shown in Table 2-1. Capacitors with equivalent specifications can be used.

Designers may use Figure 2-3 to evaluate ESR equivalence of candidate devices.

It is recommended that the trace length not exceed 0.25 inch (6 mm). Refer to **Section 29.0** "**Electrical Characteristics**" for additional information.

When the regulator is disabled, the VCAP/VDDCORE pin must be tied to a voltage supply at the VDDCORE level. Refer to **Section 29.0 "Electrical Characteristics"** for information on VDD and VDDCORE.

Note that the "LF" versions of some low pin count PIC18FJ parts (e.g., the PIC18LF45J10) do not have the ENVREG pin. These devices are provided with the voltage regulator permanently disabled; they must always be provided with a supply voltage on the VDDCORE pin.

FIGURE 2-3 FREQUENCY vs. ESR
PERFORMANCE FOR
SUGGESTED VCAP



TABLE 2-1 SUITABLE CAPACITOR EQUIVALENTS

| Make      | Part #             | Part # Nominal Capacitance Base Tolerance |      | Rated Voltage | Temp. Range   |
|-----------|--------------------|-------------------------------------------|------|---------------|---------------|
| TDK       | C3216X7R1C106K     | 10 μF                                     | ±10% | 16V           | -55 to +125°C |
| TDK       | C3216X5R1C106K     | 10 μF                                     | ±10% | 16V           | -55 to +85°C  |
| Panasonic | ECJ-3YX1C106K      | 10 μF                                     | ±10% | 16V           | -55 to +125°C |
| Panasonic | ECJ-4YB1C106K      | 10 μF                                     | ±10% | 16V           | -55 to +85°C  |
| Murata    | GRM32DR71C106KA01L | 10 μF                                     | ±10% | 16V           | -55 to +125°C |
| Murata    | GRM31CR61C106KC31L | 10 μF                                     | ±10% | 16V           | -55 to +85°C  |

### 2.4.1 CONSIDERATIONS FOR CERAMIC CAPACITORS

In recent years, large value, low-voltage surface mount ceramic capacitors have become very cost effective in sizes up to a few tens of microfarad. The low-ESR, small physical size and other properties make ceramic capacitors very attractive in many types of applications.

Ceramic capacitors are suitable for use with the internal voltage regulator of this microcontroller. However, some care is needed in selecting the capacitor to ensure that it maintains sufficient capacitance over the intended operating range of the application.

Typical low-cost, 10  $\mu$ F ceramic capacitors are available in X5R, X7R and Y5V dielectric ratings (other types are also available, but are less common). The initial tolerance specifications for these types of capacitors are often specified as  $\pm 10\%$  to  $\pm 20\%$  (X5R and X7R) or -20%/+80% (Y5V). However, the effective capacitance that these capacitors provide in an application circuit will also vary based on additional factors, such as the applied DC bias voltage and the temperature. The total in-circuit tolerance is, therefore, much wider than the initial tolerance specification.

The X5R and X7R capacitors typically exhibit satisfactory temperature stability (ex: ±15% over a wide temperature range, but consult the manufacturer's data sheets for exact specifications). However, Y5V capacitors typically have extreme temperature tolerance specifications of +22%/-82%. Due to the extreme temperature tolerance, a 10 µF nominal rated Y5V type capacitor may not deliver enough total capacitance to meet minimum VDDCORE voltage regulator stability and transient response requirements. Therefore, Y5V capacitors are not recommended for use with the internal voltage regulator if the application must operate over a wide temperature range.

In addition to temperature tolerance, the effective capacitance of large value ceramic capacitors can vary substantially, based on the amount of DC voltage applied to the capacitor. This effect can be very significant, but is often overlooked or is not always documented.

A typical DC bias voltage vs. capacitance graph for 16V, 10V and 6.3V rated capacitors is shown in Figure 2-4.

FIGURE 2-4 DC BIAS VOLTAGE vs.
CAPACITANCE
CHARACTERISTICS



When selecting a ceramic capacitor to be used with the internal voltage regulator, it is suggested to select a high-voltage rating, so that the operating voltage is a small percentage of the maximum rated capacitor voltage. For example, choose a ceramic capacitor rated at 16V for the 2.5V core voltage. Suggested capacitors are shown in Table 2-1.

### 2. Module: VBOR Specification

Changes have been made to the VBOR specification, Parameter Number D005 in Table 29.1, as shown in bold text in the updated table below.

29.1 DC Characteristics: Supply Voltage

PIC18F86J72/87J72 (Industrial)

|              | 86J72/87J7<br>ustrial) | 72                                                               | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for industrial |     |            |       |                                                       |
|--------------|------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|-------|-------------------------------------------------------|
| Param<br>No. | Symbol                 | Characteristic                                                   | Min                                                                                                                                                      | Тур | Max        | Units | Conditions                                            |
| D001         | VDD                    | Supply Voltage                                                   | VDDCORE 2.0                                                                                                                                              | _   | 3.6<br>3.6 | >>    | ENVREG tied to Vss<br>ENVREG tied to VDD              |
| D001B        | VDDCORE                | External Supply for Microcontroller Core                         | 2.0                                                                                                                                                      | _   | 2.70       | V     | ENVREG tied to Vss                                    |
| D001C        | AVDD                   | Analog Supply Voltage                                            | VDD - 0.3                                                                                                                                                | _   | VDD + 0.3  | V     |                                                       |
| D001D        | AVss                   | Analog Ground Potential                                          | Vss - 0.3                                                                                                                                                | _   | Vss + 0.3  | V     |                                                       |
| D002         | VDR                    | RAM Data Retention<br>Voltage <sup>(1)</sup>                     | 1.5                                                                                                                                                      | _   | _          | V     |                                                       |
| D003         | VPOR                   | VDD Start Voltage<br>to Ensure Internal<br>Power-on Reset Signal | _                                                                                                                                                        | _   | 0.7        | V     | See Section 5.3 "Power-on<br>Reset (POR)" for details |
| D004         | SVDD                   | VDD Rise Rate<br>to Ensure Internal<br>Power-on Reset Signal     | 0.05                                                                                                                                                     | _   | _          | V/ms  | See Section 5.3 "Power-on<br>Reset (POR)" for details |
| D005         | VBOR                   | Brown-out Reset Voltage                                          | 1.75 <sup>(2)</sup>                                                                                                                                      | 2.0 | 2.4        | V     |                                                       |

**Note 1:** This is the limit to which VDD can be lowered in Sleep mode, or during a device Reset, without losing RAM data.

<sup>2:</sup> When the BOR is enabled, the part will continue to operate until the BOR occurs. This is valid, although VDD may be below the minimum VDD voltage.

# APPENDIX A: DOCUMENT REVISION HISTORY

#### Rev A Document (6/2010)

Initial release of this errata. Includes silicon issues 1 (MSSP -  $1^2$ C Slave), 2 (EUSART), 3 (RTCC), 4 (RTCC) and 5 (MSSP -  $1^2$ C Mode).

#### Rev B Document 9/2010

Added data sheet clarification issue 1 (Guidelines For Getting Started with PIC18FJ Microcontrollers).

#### Rev C Document 9/2011

Updated data sheet clarification issue 2 (VBOR Specification).

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
  knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
  Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, dsPIC, Keeloq, Keeloq logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2011, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 978-1-61341-627-3

QUALITY MANAGEMENT SYSTEM

CERTIFIED BY DNV

ISO/TS 16949:2009

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



### **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd.

Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/

support Web Address:

www.microchip.com

Atlanta Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** 

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit

Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara

Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto

Mississauga, Ontario,

Canada

Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong

Tel: 852-2401-1200 Fax: 852-2401-3431

**Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hangzhou** Tel: 86-571-2819-3187 Fax: 86-571-2819-3189

China - Hong Kong SAR Tel: 852-2401-1200 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

Fax: 91-80-3090-4123 India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

**Korea - Seoul** Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

**Malaysia - Kuala Lumpur** Tel: 60-3-6201-9857

Fax: 60-3-6201-9859

Malaysia - Penang
Tel: 60-4-227-8870
Fax: 60-4-227-4068

**Philippines - Manila** Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

Fax: 65-6334-8850

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-330-9305

**Taiwan - Taipei** Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828

Fax: 45-4485-2829
France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

08/02/11